24/7 Space News
CHIP TECH
New materials could boost the energy efficiency of microelectronics
illustration only

New materials could boost the energy efficiency of microelectronics

by Adam Zewe | MIT News
Boston MA (SPX) Dec 11, 2025

MIT researchers have developed a new fabrication method that could enable the production of more energy efficient electronics by stacking multiple functional components on top of one existing circuit.

In traditional circuits, logic devices that perform computation, like transistors, and memory devices that store data are built as separate components, forcing data to travel back and forth between them, which wastes energy.

This new electronics integration platform allows scientists to fabricate transistors and memory devices in one compact stack on a semiconductor chip. This eliminates much of that wasted energy while boosting the speed of computation.

Key to this advance is a newly developed material with unique properties and a more precise fabrication approach that reduces the number of defects in the material. This allows the researchers to make extremely tiny transistors with built-in memory that can perform faster than state-of-the-art devices while consuming less electricity than similar transistors.

By improving the energy efficiency of electronic devices, this new approach could help reduce the burgeoning electricity consumption of computation, especially for demanding applications like generative AI, deep learning, and computer vision tasks.

"We have to minimize the amount of energy we use for AI and other data-centric computation in the future because it is simply not sustainable. We will need new technology like this integration platform to continue that progress," says Yanjie Shao, an MIT postdoc and lead author of two papers on these new transistors.

The new technique is described in two papers (one invited) that were presented at the IEEE International Electron Devices Meeting. Shao is joined on the papers by senior authors Jesus del Alamo, the Donner Professor of Engineering in the MIT Department of Electrical Engineering and Computer Science (EECS); Dimitri Antoniadis, the Ray and Maria Stata Professor of Electrical Engineering and Computer Science at MIT; as well as others at MIT, the University of Waterloo, and Samsung Electronics.

Flipping the problem

Standard CMOS (complementary metal-oxide semiconductor) chips traditionally have a front end, where the active components like transistors and capacitors are fabricated, and a back end that includes wires called interconnects and other metal bonds that connect components of the chip.

But some energy is lost when data travel between these bonds, and slight misalignments can hamper performance. Stacking active components would reduce the distance data must travel and improve a chip's energy efficiency.

Typically, it is difficult to stack silicon transistors on a CMOS chip because the high temperature required to fabricate additional devices on the front end would destroy the existing transistors underneath.

The MIT researchers turned this problem on its head, developing an integration technique to stack active components on the back end of the chip instead.

"If we can use this back-end platform to put in additional active layers of transistors, not just interconnects, that would make the integration density of the chip much higher and improve its energy efficiency," Shao explains.

The researchers accomplished this using a new material, amorphous indium oxide, as the active channel layer of their back-end transistor. The active channel layer is where the transistor's essential functions take place.

Due to the unique properties of indium oxide, they can "grow" an extremely thin layer of this material at a temperature of only about 150 degrees Celsius on the back end of an existing circuit without damaging the device on the front end.

Perfecting the process

They carefully optimized the fabrication process, which minimizes the number of defects in a layer of indium oxide material that is only about 2 nanometers thick.

A few defects, known as oxygen vacancies, are necessary for the transistor to switch on, but with too many defects it won't work properly. This optimized fabrication process allows the researchers to produce an extremely tiny transistor that operates rapidly and cleanly, eliminating much of the additional energy required to switch a transistor between off and on.

Building on this approach, they also fabricated back-end transistors with integrated memory that are only about 20 nanometers in size. To do this, they added a layer of material called ferroelectric hafnium-zirconium-oxide as the memory component.

These compact memory transistors demonstrated switching speeds of only 10 nanoseconds, hitting the limit of the team's measurement instruments. This switching also requires much lower voltage than similar devices, reducing electricity consumption.

And because the memory transistors are so tiny, the researchers can use them as a platform to study the fundamental physics of individual units of ferroelectric hafnium-zirconium-oxide.

"If we can better understand the physics, we can use this material for many new applications. The energy it uses is very minimal, and it gives us a lot of flexibility in how we can design devices. It really could open up many new avenues for the future," Shao says.

The researchers also worked with a team at the University of Waterloo to develop a model of the performance of the back-end transistors, which is an important step before the devices can be integrated into larger circuits and electronic systems.

In the future, they want to build upon these demonstrations by integrating back-end memory transistors onto a single circuit. They also want to enhance the performance of the transistors and study how to more finely control the properties of ferroelectric hafnium-zirconium-oxide.

"Now, we can build a platform of versatile electronics on the back end of a chip that enable us to achieve high energy efficiency and many different functionalities in very small devices. We have a good device architecture and material to work with, but we need to keep innovating to uncover the ultimate performance limits," Shao says.

Related Links
Microsystems Technology Laboratories
Computer Chip Architecture, Technology and Manufacture
Nano Technology News From SpaceMart.com

Subscribe Free To Our Daily Newsletters
Tweet

RELATED CONTENT
The following news reports may link to other Space Media Network websites.
CHIP TECH
Quantum hardware roadmap highlights scaling hurdles on path to everyday applications
Chicago IL (SPX) Dec 05, 2025
Quantum technology is accelerating out of the lab and into the real world, and a new article in Science argues that the field now stands at a turning point - one that is similar to the early computing age that preceded the rise of the transistor and modern computing. The article, authored by scientists from University of Chicago, Stanford University, the Massachusetts Institute of Technology, the University of Innsbruck in Austria, and the Delft University of Technology in the Netherlands, offers ... read more

CHIP TECH
ISS to change commanders before Soyuz crew leaves orbit

Micro nano robots aim to cut carbon buildup in closed life support systems

NASA extends ISS National Lab management contract through 2030

NASA celebrates a decade of student contributions to space crop production

CHIP TECH
EU dismisses 'completely crazy statements' after Musk attack

Sea based rocket net recovery platform enters service for Chinese reusable launchers

EU hits Musk's X with 120-mn-euro fine, sparking US ire

LandSpace ZQ 3 Y1 rocket reaches orbit on first reusable flight attempt

CHIP TECH
Martian butterfly crater reveals low angle impact and buried lava history

Bacterial partnership offers pathway to produce Mars regolith bricks for future habitats

Chinese team runs long term Martian dust cycle simulation with GoMars model

NASA rover hears electric crackles inside Mars dust devils

CHIP TECH
Wenchang spaceport hits record cadence with double-digit launches in 2025

China consolidates new commercial space regulator and industry roadmap

Beijing space lab targets orbital data centers for AI era

China supports private space firms to expand global reach

CHIP TECH
Applied Aerospace and PCX create US flight and space hardware group

EIB launches Space TechEU finance program for European space sector

Iridium wins five year US Space Force contract to upgrade EMSS infrastructure

Satellite surge threatens space telescopes, astronomers warn

CHIP TECH
IBM says buying data management firm Confluent for $11 bn

Data centers: a view from the inside

Microsoft announces $17.5 bn investment in India, its 'largest ever' in Asia

Life, Culture and AI: Why 'plagiarism' Is Our Default Operating System

CHIP TECH
SPHERE debris disk survey maps hidden asteroid and comet belts in young planetary systems

SwRI opens NOUR lab to track chemical pathways from nebulae to planetary systems

Gels may have given early Earth chemistry a place to organize into life

Helium escape mapped from superpuff exoplanet WASP 107b by JWST

CHIP TECH
SwRI links Uranus radiation belt mystery to solar storm driven waves

Looking inside icy moons

Saturn moon mission planning shifts to flower constellation theory

Could these wacky warm Jupiters help astronomers solve the planet formation puzzle?

Subscribe Free To Our Daily Newsletters




The content herein, unless otherwise known to be public domain, are Copyright 1995-2024 - Space Media Network. All websites are published in Australia and are solely subject to Australian law and governed by Fair Use principals for news reporting and research purposes. AFP, UPI and IANS news wire stories are copyright Agence France-Presse, United Press International and Indo-Asia News Service. ESA news reports are copyright European Space Agency. All NASA sourced material is public domain. Additional copyrights may apply in whole or part to other bona fide parties. All articles labeled "by Staff Writers" include reports supplied to Space Media Network by industry news wires, PR agencies, corporate press officers and the like. Such articles are individually curated and edited by Space Media Network staff on the basis of the report's information value to our industry and professional readership. Advertising does not imply endorsement, agreement or approval of any opinions, statements or information provided by Space Media Network on any Web page published or hosted by Space Media Network. General Data Protection Regulation (GDPR) Statement Our advertisers use various cookies and the like to deliver the best ad banner available at one time. All network advertising suppliers have GDPR policies (Legitimate Interest) that conform with EU regulations for data collection. By using our websites you consent to cookie based advertising. If you do not agree with this then you must stop using the websites from May 25, 2018. Privacy Statement. Additional information can be found here at About Us.